datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  NXP Semiconductors.  >>> PTN3460 PDF

PTN3460 Даташит - NXP Semiconductors.

PTN3460 image

Номер в каталоге
PTN3460

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
32 Pages

File Size
410.5 kB

производитель
NXP
NXP Semiconductors. NXP

General description
PTN3460 is an (embedded) DisplayPort to LVDS bridge device that enables connectivity between an (embedded) DisplayPort (eDP) source and LVDS display panel. It processes the incoming DisplayPort (DP) stream, performs DP to LVDS protocol conversion and transmits processed stream in LVDS format.
PTN3460 has two high-speed ports: Receive port facing DP Source (for example, CPU/GPU/chip set), Transmit port facing the LVDS receiver (for example., LVDS display panel controller). The PTN3460 can receive DP stream at link rate 1.62 Gbit/s or 2.7 Gbit/s and it can support 1-lane or 2-lane DP operation. It interacts with DP source via DP Auxiliary (AUX) channel transactions for DP link training and setup.
It supports single bus or dual bus LVDS signaling with color depths of 18 bits per pixel or 24 bits per pixel and pixel clock frequency up to 112 MHz. The LVDS data packing can be done either in VESA or JEIDA format. Also, the DP AUX interface transports I2C-over-AUX commands and support EDID-DDC communication with LVDS panel. To support panels without EDID ROM, the PTN3460 can emulate EDID ROM behavior avoiding specific changes in system video BIOS.
PTN3460 provides high flexibility to optimally fit under different platform environments. It supports three configuration options: multi-level configuration pins, DP AUX interface, and I2C-bus interface.
PTN3460 can be powered by either 3.3 V supply only or dual supplies (3.3 V/1.8 V) and is available in the HVQFN56 7 mm  7 mm package with 0.4 mm pitch.


FEATUREs and benefits
Device features
■ Embedded microcontroller and on-chip Non-Volatile Memory (NVM) allow for flexibility
   in firmware updates
■ LVDS panel power-up (/down) sequencing control
■ Firmware controlled panel power-up (/down) sequence timing parameters
■ No external timing reference needed
■ EDID ROM emulation to support panels with no EDID ROM
   ◆ Supports EDID structure v1.3
   ◆ On-chip EDID emulation up to seven different EDID data structures
■ eDP complying PWM signal generation or PWM signal pass through from eDP source

DisplayPort receiver features
■ Compliant to DP v1.2 and v1.1a
■ Compliant to eDP v1.2 and v1.1
■ Supports Main Link operation with 1 or 2 lanes (default mode is 2-lane operation)
■ Supports Main Link rate: Reduced Bit Rate (1.62 Gbit/s) and High Bit Rate (2.7 Gbit/s)
■ Supports 1 Mbit/s AUX channel
   ◆ Supports Native AUX and I2C-over-AUX transactions
■ Supports down spreading to minimize EMI
■ Integrated 50  termination resistors provide impedance matching on both Main Link
   lanes and AUX channel
■ High performance Auto Receive Equalization enabling optimal channel compensation,
   device placement flexibility and power saving at CPU/GPU
■ Supports eDP authentication options: Alternate Scrambler Seed Reset (ASSR) and
   Alternate Framing
■ Supports Fast Link training and Full Link training
■ Supports DisplayPort symbol error rate measurements

LVDS transmitter features
■ Compatible with ANSI/TIA/EIA-644-A-2001 standard
■ Supports RGB data packing as per JEIDA and VESA data formats
■ Supports pixel clock frequency from 25 MHz to 112 MHz
■ Supports single LVDS bus operation up to 112 mega pixels per second
■ Supports dual LVDS bus operation up to 224 mega pixels per second
■ Supports color depth options: 18 bpp, 24 bpp
■ Programmable center spreading of pixel clock frequency to minimize EMI
■ Supports 1920  1200 at 60 Hz resolution in dual LVDS bus mode
■ Programmable LVDS signal swing to pre-compensate for channel attenuation or allow
   for power saving
■ Supports PCB routing flexibility by programming for:
   ◆ LVDS bus swapping
   ◆ Channel swapping
   ◆ Differential signal pair swapping
■ Supports Data Enable polarity programming
■ DDC control for EDID ROM access – I2C-bus interface up to 400 kbit/s (Continue ...)


APPLICATIONs
■ AIO platforms
■ Notebook platforms
■ Netbooks/net tops

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
eDP to LVDS Converter
Realtek Semiconductor
4-Port LVDS and LVTTL-to-LVDS Repeaters
Maxim Integrated
PECL / LVPECL to LVDS Translator
Semtech Corporation
LVDS-output Quartz Crystal Oscillator IC
Japan Radio Corporation
4-port lvds and 4-port TTL-to LVDS repeaters ( Rev : 2006 )
STMicroelectronics
4-PORT LVDS AND 4-PORT TTL-TO LVDS REPEATERS
STMicroelectronics
4-PORT LVDS AND 4-PORT TTL-TO LVDS REPEATERS
STMicroelectronics
2:1 DIFFERENTIAL-TO-LVDS MULTIPLEXER
Integrated Circuit Systems
High Speed Translator Buffer to LVDS
PhaseLink Corporation
High Speed Translator Buffer to LVDS
Micrel

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]