datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Philips Electronics  >>> PDI1394P25BY PDF

PDI1394P25BY Даташит - Philips Electronics

PDI1394P25BY image

Номер в каталоге
PDI1394P25BY

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
42 Pages

File Size
197.8 kB

производитель
Philips
Philips Electronics Philips

DESCRIPTION
The PDI1394P25BY provides the digital and analog transceiver functions needed to implement a one port node in a cable-based IEEE 1394–1995 and/or 1394a network. The transceivers include circuitry to monitor the line conditions as needed for initialization and arbitration, and for packet reception and transmission. The PDI1394P25 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L40 or PDI1394L41.


FEATURES
• Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a–2000 Standard1
• Fully interoperable with Firewire™ and i.LINK™ implementations of the IEEE 1394 Standard.2
• Full P1394a support includes:
    – Connection debounce
    – Arbitrated short reset
    – Multispeed concatenation
    – Arbitration acceleration
    – Fly-by concatenation
    – Port disable/suspend/resume
• Provides one 1394a fully-compliant cable port at 100/200/400 Mbps. Can be used as a one port PHY without the use of any extra external components
• Fully compliant with Open HCI requirements
• Power down features to conserve energy in battery-powered applications include:
    – Automatic device power down during suspend
    – Device power down terminal
    – Link interface disable via LPS
    – Inactive ports powered-down
• Logic performs system initialization and arbitration functions
• Encode and decode functions included for data-strobe bit level encoding
• Incoming data resynchronized to local clock
• Single 3.3 volt supply operation
• Minimum VDD of 2.7 V for end-of-wire power-consuming devices
• While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port
• Supports extended bias-handshake time for enhanced interoperability with camcorders
• Interface to link-layer controller supports both low-cost bus-holder isolation and optional Annex J electrical isolation
• Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz
• Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbps, and link-layer controller clock at 49.152 MHz
• Does not require external filter capacitors for PLL
• Interoperable with link-layer controllers using 3.3 V and 5 V supplies
• Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies
• Node power class information signaling for system power management
• Register bits give software control of contender bit, power class bits, link active bit, and 1394a features

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
1-port 400 Mbps physical layer interface
Philips Electronics
2-port/1-port 400 Mbps physical layer interface
Philips Electronics
3-port physical layer interface
Philips Electronics
3-port physical layer interface
Philips Electronics
3-port physical layer interface
Philips Electronics
3-port physical layer interface
Philips Electronics
IEEE1394 3-Port 400Mbps Physical Layer
STMicroelectronics
10/100 Mbps Fast Ethernet Physical Layer Single Chip Transceiver
Davicom Semiconductor, Inc.
100BASE-TX Physical Layer with 5-Bit Interface
Micro Linear Corporation
100BASE-TX Physical Layer with 5-Bit Interface
Micro Linear Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]