datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Integrated Device Technology  >>> IDT72V3624 PDF

IDT72V3624(2015) Даташит - Integrated Device Technology

IDT72V3624 image

Номер в каталоге
IDT72V3624

Компоненты Описание

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
34 Pages

File Size
281.9 kB

производитель
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT72V3624/72V3644 are pin and functionally compatible versions of the IDT723624/723644, designed to run off a 3.3V supply for exceptionally low-power consumption. These devices are monolithic, high-speed, low-power, CMOS bidirectional synchronous (clocked) FIFO memory which supports clock frequencies up to 100 MHz and has read access times as fast as 6.5ns. Two independent 256/1,024 x 36 dual-port SRAM FIFOs on board each chip buffer data in opposite directions. FIFO data on Port B can be input and output in 36-bit, 18-bit, or 9-bit formats with a choice of Big- or Little-Endian configurations.


FEATURES:
• Memory storage capacity:
   IDT72V3624–256 x 36 x 2
   IDT72V3644–1,024 x 36 x 2
• Clock frequencies up to 100 MHz (6.5ns access time)
• Two independent clocked FIFOs buffering data in opposite directions
• Select IDT Standard timing (using EFA, EFB, FFA, and FFB flags functions) or First Word Fall Through Timing (using ORA, ORB, IRA, and IRB flag functions)
• Programmable Almost-Empty and Almost-Full flags; each has three default offsets (8, 16 and 64)
• Serial or parallel programming of partial flags
• Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits (byte)
• Big- or Little-Endian format for word and byte bus sizes
• Master Reset clears data and configures FIFO, Partial Reset clears data but retains configuration settings
• Mailbox bypass registers for each FIFO
• Free-running CLKA and CLKB may be asynchronous or coincident (simultaneous reading and writing of data on a single clock edge is permitted)
• Auto power down minimizes power dissipation
• Available in space saving 128-pin Thin Quad Flatpack (TQFP)
• Pin and functionally compatible version of the 5V operating IDT723624/723644
• Industrial temperature range (–40°C to +85°C) is available
• Green parts available, see ordering information

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
3.3 VOLT CMOS SyncBiFIFO™ WITH BUS-MATCHING
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO ( Rev : 2003 )
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO ( Rev : 2009 )
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING ( Rev : 2003 )
Integrated Device Technology
3.3 VOLT CMOS SyncFIFO™ WITH BUS-MATCHING
Integrated Device Technology
3.3 VOLT CMOS SyncFIFO™ WITH BUS-MATCHING ( Rev : 2016 )
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]