datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> CY7C1350G PDF

CY7C1350G(2013) Даташит - Cypress Semiconductor

CY7C1350G image

Номер в каталоге
CY7C1350G

Other PDF
  2004   2012   lastest PDF  

PDF
DOWNLOAD     

page
22 Pages

File Size
485.7 kB

производитель
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1350G is a 3.3 V, 128 K × 36 synchronous-pipelined burst SRAM designed specifically to support unlimited true back-to-back read/write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent write/read transitions.


FEATUREs
■ Pin compatible and functionally equivalent to ZBT™ devices
■ Internally self-timed output buffer control to eliminate the need to use OE
■ Byte write capability
■ 128 K × 36 common I/O architecture
■ 3.3 V power supply (VDD)
■ 2.5 V / 3.3 V I/O power supply (VDDQ)
■ Fast clock-to-output times
    ❐ 2.8 ns (for 200-MHz device)
■ Clock enable (CEN) pin to suspend operation
■ Synchronous self-timed writes
■ Asynchronous output enable (OE)
■ Available in Pb-free 100-pin TQFP package, Pb-free and non Pb-free 119-ball BGA package
■ Burst capability – linear or interleaved burst order
■ “ZZ” sleep mode option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (128 K × 32) Pipelined Sync SRAM ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (128 K × 32) Pipelined Sync SRAM ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (128K x 36) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2004 )
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mb (128K x 36) Pipelined SRAM with Nobl™ Architecture
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2011 )
Cypress Semiconductor
4-Mbit (128K x 36) Pipelined Sync SRAM
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]