datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> CY7C1339G PDF

CY7C1339G(2012) Даташит - Cypress Semiconductor

CY7C1339G image

Номер в каталоге
CY7C1339G

Компоненты Описание

Other PDF
  2004   2013   lastest PDF  

PDF
DOWNLOAD     

page
21 Pages

File Size
471.5 kB

производитель
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1339G SRAM integrates 128 K × 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip enable (CE1), depth-expansion chip enables (CE2 and CE3), burst control inputs (ADSC, ADSP, and ADV), write enables (BW[A:D], and BWE), and global write (GW). Asynchronous inputs include the output enable (OE) and the ZZ pin.


FEATUREs
■ Registered inputs and outputs for pipelined operation
■ 128 K × 32 common I/O architecture
■ 3.3 V core power supply (VDD)
■ 2.5 V/3.3 V I/O power supply (VDDQ)
■ Fast clock-to-output times
    ❐ 4.0 ns (for 133-MHz device)
■ Provide high-performance 3-1-1-1 access rate
■ User-selectable burst counter supporting Intel® Pentium® interleaved or linear burst sequences
■ Separate processor and controller address strobes
■ Synchronous self-timed writes
■ Asynchronous output enable
■ Available in Pb-free 100-pin TQFP package
■ “ZZ” sleep mode option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
4-Mbit (128K x 32) Pipelined Sync SRAM
Cypress Semiconductor
4-Mbit (256 K × 18) Pipelined DCD Sync SRAM ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (256 K × 18) Pipelined DCD Sync SRAM ( Rev : 2013 )
Cypress Semiconductor
4-Mbit (128K x 32) Pipelined DCD Sync SRAM
Cypress Semiconductor
4-Mbit (256K × 18) Pipelined Sync SRAM ( Rev : 2016 )
Cypress Semiconductor
2-Mbit (64K x 32) Pipelined Sync SRAM
Cypress Semiconductor
1-Mbit (32K x 32) Pipelined Sync SRAM
Cypress Semiconductor
2-Mbit (64K x 32) Pipelined Sync SRAM ( Rev : 2011 )
Cypress Semiconductor
4-Mbit (128 K × 36) Pipelined SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
4-Mbit (128 K × 36) Pipelined SRAM with NoBL™ Architecture ( Rev : 2013 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]