datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

DS1075 Просмотр технического описания (PDF) - Dallas Semiconductor -> Maxim Integrated

Номер в каталоге
Компоненты Описание
Список матч
DS1075
Dallas
Dallas Semiconductor -> Maxim Integrated Dallas
DS1075 Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Table 2
DS1075
DIV1
BIT
0
0
0
0
1
1
E/ I
BIT*
0
0
0
1
0
1
MSEL
BIT
0
0
1
X
X
X
M
BIT
OPERATION
0 INTERNAL OSCILLATOR DIVIDED BY 4*N
1 INTERNAL OSCILLATOR DIVIDED BY 2*N
X INTERNAL OSCILLATOR DIVIDED BY N
X EXTERNAL OSCILLATOR DIVIDED BY N
X INTERNAL OSCILLATOR DIVIDED BY 1
X EXTERNAL OSCILLATOR DIVIDED BY 1
*Assuming PDN bit = 1, otherwise internal/external selection will be controlled by the PDN / SELX pin.
DIV WORD Figure 3
(MSB)
N (9-BITS)
(LSB)
PDN
This bit is used to determine the function of the PDN / SELX pin. If PDN=0, the PDN / SELX pin can be
used to determine the timing reference (either the internal oscillator or an external reference/crystal). If
PDN=1, the PDN / SELX pin is used to put the device into power-down mode.
EN0
This bit is used to determine whether the OUT0 pin is active or not. If EN0 =1, OUT0 is disabled (High-
impedance). If EN0 =0, the internal reference clock (MCLK) is output from OUT0. The OE pin has no
effect on OUT0, but OUT0 is disabled as part of the power-down sequence.
N
These nine bits determine the value of the programmable divider. The range of divisor values is from 2 to
513, and is equal to the programmed value of N plus 2:
Table 3
BIT
VALUES
000000000
000000001
.
.
.
.
.
111111111
DIVISOR (N)
VALUE
2
3
.
.
.
.
.
513
NOTE:
The maximum value of N is constrained by the minimum output frequency. If the internal clock is
selected, INTOSC/(M*N) must be greater than fOUTmin; if the external clock is selected, EXTCLK/N must
be greater than fOUTmin . (If DIV1=1, then INTOSC or EXTCLK, as applicable, must exceed fOUTmin).
5 of 18

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]