datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

STK12C68 Просмотр технического описания (PDF) - Cypress Semiconductor

Номер в каталоге
Компоненты Описание
Список матч
STK12C68
Cypress
Cypress Semiconductor Cypress
STK12C68 Datasheet PDF : 24 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
STK12C68
Best Practices
manufacturing test to ensure these system routines work
consistently.
nvSRAM products have been used effectively for over 15 years.
While ease-of-use is one of the product’s main system values,
experience gained working with hundreds of applications has
resulted in the following suggestions as best practices:
Power up boot firmware routines should rewrite the nvSRAM
into the desired state. While the nvSRAM is shipped in a preset
state, best practice is to again rewrite the nvSRAM into the
desired state as a safeguard against events that might flip the
The nonvolatile cells in an nvSRAM are programmed on the
test floor during final test and quality assurance. Incoming
bit inadvertently (program bugs, incoming inspection routines,
and so on).
inspection routines at customer or contract manufacturer’s
sites sometimes reprograms these values. Final NV patterns
are typically repeating patterns of AA, 55, 00, FF, A5, or 5A.
The end product’s firmware should not assume that an NV array
is in a set programmed state. Routines that check memory
content values to determine first time system configuration,
cold or warm boot status, and so on must always program a
unique NV pattern (for example, complex 4-byte pattern of 46
ly. E6 49 53 hex or more random bytes) as part of the final system
on Table 1. Hardware Mode Selection
ms CE
WE
HSB
A12–A0
gra H
X
H
X
pro L
H
H
X
. tion L
L
H
X
ns uc X
X
L
X
sig rod L
H
H
0x0000
e p 0x1555
w D ing 0x0AAA
e o 0x1FFF
N ng 0x10F0
r o 0x0F0F
d fo ort L
H
H
0x0000
de pp0x1555
en su0x0AAA
m to 0x1FFF
m 0x10F0
NoItnRpercooduction 0x0F0E
The Vcap value specified in this data sheet includes a minimum
and a maximum value size. The best practice is to meet this
requirement and not exceed the maximum Vcap value because
the higher inrush currents may reduce the reliability of the
internal pass transistor. Customers who want to use a larger
Vcap value to make sure there is extra store charge should
discuss their Vcap size selection with Cypress.
Mode
Not Selected
Read SRAM
Write SRAM
Nonvolatile STORE
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile STORE
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile RECALL
I/O
Output High Z
Output Data
Input Data
Output High Z
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
Output Data
Output Data
Output Data
Output Data
Output Data
Output High Z
Power
Standby
Active[3]
Active
ICC2[1]
Active ICC2[2, 3]
Active[2, 3]
Notes
1. HSB STORE operation occurs only if an SRAM Write is done since the last nonvolatile cycle. After the STORE (If any) completes, the part goes into standby
mode, inhibiting all operations until HSB rises.
2. The six consecutive addresses must be in the order listed. WE must be high during all six consecutive CE controlled cycles to enable a nonvolatile cycle.
3. I/O state assumes OE < VIL. Activation of nonvolatile cycles does not depend on state of OE.
Document Number: 001-51027 Rev. *C
Page 7 of 24
[+] Feedback

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]