datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> CY7C1461AV33 PDF

CY7C1461AV33(2012) Даташит - Cypress Semiconductor

CY7C1461AV33 image

Номер в каталоге
CY7C1461AV33

Other PDF
  2008   2011   lastest PDF  

PDF
DOWNLOAD     

page
24 Pages

File Size
439.2 kB

производитель
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1461AV33/CY7C1463AV33 are 3.3 V, 1 M × 36/2 M × 18 Synchronous Flow-Through Burst SRAMs designed specifically to support unlimited true back-to-back read and write operations without the insertion of wait states. The CY7C1461AV33/CY7C1463AV33 is equipped with the advanced NoBL logic required to enable consecutive read and write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.


FEATUREs
■ No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
■ Supports up to 133 MHz bus operations with zero wait states
   ❐ Data is transferred on every clock
■ Pin compatible and functionally equivalent to ZBT™ devices
■ Internally self timed output buffer control to eliminate the need to use OE
■ Registered inputs for flow through operation
■ Byte write capability
■ 3.3 V and 2.5 V I/O power supply
■ Fast clock-to-output times
   ❐ 6.5 ns (for 133 MHz device)
■ Clock Enable (CEN) pin to enable clock and suspend operation
■ Synchronous self timed writes
■ Asynchronous Output Enable
■ CY7C1461AV33, CY7C1463AV33 available in JEDEC-standard Pb-free 100-pin TQFP package.
■ Three chip enables for simple depth expansion
■ Automatic power down feature available using ZZ mode or CE deselect
■ Burst capability – linear or interleaved burst order
■ Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
36-Mbit (1 M × 36) Flow-Through SRAM ( Rev : 2013 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM ( Rev : 2011 )
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2011 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM ( Rev : 2013 )
Cypress Semiconductor
18 Mbit (512 K × 36/1 M × 18) Flow Through SRAM ( Rev : 2011 )
Cypress Semiconductor
72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2014 )
Cypress Semiconductor
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Cypress Semiconductor
36-Mbit (1 M × 36) Pipelined Sync SRAM ( Rev : 2012 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]