datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Agere -> LSI Corporation  >>> OR4E10 PDF

OR4E10 Даташит - Agere -> LSI Corporation

OR4E10 image

Номер в каталоге
OR4E10

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
124 Pages

File Size
1.7 MB

производитель
Agere
Agere -> LSI Corporation Agere

Product Description
Architecture Overview
The ORCA Series 4 architecture is a new generation of SRAM-based programmable devices from Lucent Technologies Microelectronics Group. It includes enhancements and innovations geared toward today’s high-speed systems on a single chip. Designed with networking applications in mind, the Series 4 family incorporates system-level features that can further reduce logic requirements and increase system speed. ORCA Series 4 devices contain many new patented enhancements and are offered in a variety of packages and speed grades.

Programmable Features
■ High-performance platform design.
    — 0.13 µm seven-level metal technology.
    — Internal performance of >250 MHz (four logic levels).
    — I/O performance of >416 MHz for all user I/Os.
    — Over 1.5 million usable system gates.
    — Meets multiple I/O interface standards.
    — 1.5 V operation (30% less power than 1.8 V operation) translates to greater performance.
    — Embedded block RAM (EBR) for onboard storage and buffer needs.
    — Built-in system components including an internal system bus, eight PLLs, and microprocessor interface.
■ Traditional I/O selections.
    — LVTTL and LVCMOS (3.3 V, 2.5 V, and 1.8 V) I/Os.
    — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance.
    — Individually programmable drive capability. 24 mA sink/12 mA source, 12 mA sink/6 mA source, or 6 mA sink/3 mA source.
    — Two slew rates supported (fast and slew-limited).
    — Fast-capture input latch and input flip-flop (FF)/ latch for reduced input setup time and zero hold time.
    — Fast open-drain drive capability.
    — Capability to register 3-state enable signal.
    — Off-chip clock drive capability.
    — Two-input function generator in output path.
■ New programmable high-speed I/O.
    — Single-ended: GTL, GTL+, PECL, SSTL3/2 (class I & II), HSTL (Class I, III, IV), zero-bus turn-around (ZBT*), and double data rate (DDR).
    — Double-ended: LDVS, bused-LVDS, LVPECL.
    — Customer defined: Ability to substitute arbitrary standard-cell I/O to meet fast moving standards.
■ New capability to (de)multiplex I/O signals.
    — New DDR on both input and output at rates up to 311 MHz (622 MHz effective rate).
    — Used to implement emerging RapidIO† backplane interface specification.
    — New 2x and 4x downlink and uplink capability per I/O (i.e., 104 MHz internal to 416 MHz I/O).
■ Enhanced twin-quad programmable function unit (PFU).
    — Eight 16-bit look-up tables (LUTs) per PFU.
    — Nine user registers per PFU, one following each LUT and organized to allow two nibbles to act independently, plus one extra for arithmetic carry/borrow operations.
(Continue ...)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
ORCA® Series 2 Field-Programmable Gate Arrays
Unspecified
ORCA® Series 2 Field-Programmable Gate Arrays
Unspecified
ORCA® Series 2 Field-Programmable Gate Arrays
Agere -> LSI Corporation
ORCA® Series 2 Field-Programmable Gate Arrays
Lattice Semiconductor
ORCA® Series 2 Field-Programmable Gate Arrays
Lattice Semiconductor
ORCA® Series 2 Field-Programmable Gate Arrays
Unspecified
ORCA® Series 2 Field-Programmable Gate Arrays
Unspecified
ORCA® Series 2 Field-Programmable Gate Arrays
Lattice Semiconductor
Field-Programmable Gate Arrays
Unspecified
Field-Programmable Gate Arrays
Xilinx Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]