datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Micron Technology  >>> MT48LC8M32B2 PDF

MT48LC8M32B2 Даташит - Micron Technology

MT48LC8M32B2 image

Номер в каталоге
MT48LC8M32B2

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
55 Pages

File Size
1.2 MB

производитель
Micron
Micron Technology Micron

GENERAL DESCRIPTION
The 256Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456-bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 67,108,864-bit banks is organized as 4,096 rows by 512 columns by 32 bits.


FEATURES
• PC100 functionality
• Fully synchronous; all signals registered on positive edge of system clock
• Internal pipelined operation; column address can be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths: 1, 2, 4, 8, or full page
• Auto Precharge, includes CONCURRENT AUTO PRECHARGE, and Auto Refresh Modes
• Self Refresh Mode
• 64ms, 4,096-cycle refresh (15.6µs/row)
• LVTTL-compatible inputs and outputs
• Single +3.3V ±0.3V power supply
• Supports CAS latency of 1, 2, and 3

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM ( Rev : 2002 )
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM ( Rev : V2 )
Micron Technology
Synchronous DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]