datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Samsung  >>> M312L2920BG0-A2 PDF

M312L2920BG0-A2 Даташит - Samsung

M312L2920BG0-A2 image

Номер в каталоге
M312L2920BG0-A2

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
18 Pages

File Size
272 kB

производитель
Samsung
Samsung Samsung

DDR SDRAM Registered Module


FEATURE
• Power supply : Vdd: 2.5V ± 0.2V, Vddq: 2.5V ± 0.2V
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• Programmable Read latency 2, 2.5 (clock)
• Programmable Burst length (2, 4, 8)
• Programmable Burst type (sequential & interleave)
• Edge aligned data output, center aligned data input
• Auto & Self refresh, 7.8us refresh interval(8K/64ms refresh)
• Serial presence detect with EEPROM

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
DDR SDRAM Registered Module
Samsung
DDR SDRAM Registered Module
Samsung
184pin Low Profile Registered DDR SDRAM MODULE
Unspecified
184pin Low Profile Registered DDR SDRAM MODULE Based on 32Mx8 DDR SDRAM
Nanya Technology
184pin One Bank Registered DDR SDRAM MODULE Based on 64Mx4 DDR SDRAM
Nanya Technology
184pin One Bank Registered DDR SDRAM MODULE Based on 32Mx4 DDR SDRAM
Nanya Technology
512MB Registered DDR SDRAM DIMM ( Rev : 2003 )
Elpida Memory, Inc
512MB Registered DDR SDRAM DIMM ( Rev : 2003 )
Elpida Memory, Inc
512MB Registered DDR SDRAM DIMM
Elpida Memory, Inc
2GB Registered DDR SDRAM DIMM
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]