datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Sharp Electronics  >>> LH543611M-25 PDF

LH543611M-25 Даташит - Sharp Electronics

LH543611 image

Номер в каталоге
LH543611M-25

Other PDF
  no available.

PDF
DOWNLOAD     

page
57 Pages

File Size
468.9 kB

производитель
Sharp
Sharp Electronics Sharp

FUNCTIONAL DESCRIPTION
The LH543611 and LH543621 contain two FIFO buffers, FIFO #1 and FIFO #2. These operate in parallel, but in opposite directions, for bidirectional data buffering. FIFO #1 and FIFO #2 each are organized as 512 or 1024 by 36 bits. The LH543611 and LH543621 are ideal either for wide unidirectional applications or for bidirectional data applications; component count and board area are reduced.


FEATURES
• Pin-Compatible and Functionally Upwards-Compatible with Sharp LH5420 and LH543601, but Deeper
• Expanded Control Register that is Fully Readable as well as Writeable
• Fast Cycle Times: 18/20/25/30/35 ns
• Improved Input Setup and Flag Out Timing
• Two 512 × 36-bit FIFO Buffers (LH543611) or Two 1024 × 36-bit FIFO Buffers (LH543621)
• Full 36-bit Word Width
• Selectable 36/18/9-bit Word Width on Port B; Selection May be Changed Without Resetting the BiFIFO
• Programmable Byte-Order Reversal – ‘Big-Endian ↔ Little-Endian Conversion’
• Independently-Synchronized (‘Fully-Asynchronous’) Operation of Port A and Port B
• ‘Synchronous’ Enable-Plus-Clock Control at Both Ports
• R/W, Enable, Request, and Address Control Inputs are Sampled on the Rising Clock Edge
• Synchronous Request/Acknowledge ‘Handshake’ Capability; Use is Optional
• Device Comes Up Into a Known Default State at Reset; Programming is Allowed, but is not Required
• Asynchronous Output Enables
• Five Status Flags per Port: Full, Almost-Full, Half-Full, Almost-Empty, and Empty
• All Flags are Independently Programmable for Either Synchronous or Asynchronous Operation
• Almost-Full Flag and Almost-Empty Flag Have Programmable Offsets
• Mailbox Registers with Synchronized Flags
• Data-Bypass Function
• Data-Retransmit Function
• Automatic Byte Parity Checking with Programmable Parity Flag Latch
• Programmable Byte Parity Generation
• Programmable Byte, Half-Word, or Full-Word Oriented Parity Operations
• 8 mA-IOL High-Drive Three-State Outputs with Built-In Series Resistor
• TTL/CMOS-Compatible I/O
• Space-Saving PQFP and TQFP Packages

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
1024 × 36 Synchronous FIFO
Sharp Electronics
256 × 36 × 2 Bidirectional FIFO
Sharp Electronics
256 × 36 × 2 Bidirectional FIFO
Sharp Electronics
256 × 36 × 2 Bidirectional FIFO
Sharp Electronics
CMOS SyncBiFIFO 256 x 36 x 2, 512 x 36 x 2, 1024 x 36 x 2
Integrated Device Technology
CMOS SyncFIFO 512 x 36, 1024 x 36, 2048 x 36
Integrated Device Technology
512 × 18 / 1024 × 18 Synchronous FIFO
Sharp Electronics
CMOS SyncBiFIFO 256 x 36 x 2, 512 x 36 x 2, 1,024 x 36 x 2 ( Rev : 2015 )
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFOTM 256 x 36 x 2 512 x 36 x 2 1,024 x 36 x 2 ( Rev : 2015 )
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO 256 x 36 x 2 512 x 36 x 2 1/024 x 36 x 2
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]