datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Integrated Silicon Solution  >>> IS43DR81280C-3DBLA1 PDF

IS43DR81280C-3DBLA1 Даташит - Integrated Silicon Solution

IS43DR16640C image

Номер в каталоге
IS43DR81280C-3DBLA1

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
49 Pages

File Size
1.2 MB

производитель
ISSI
Integrated Silicon Solution ISSI

DESCRIPTION
ISSIs 1Gb DDR2 SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double-data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls.


FEATURES
• Vdd = 1.8V ±0.1V, Vddq = 1.8V ±0.1V
• JEDEC standard 1.8V I/O (SSTL_18-compatible)
• Double data rate interface: two data transfers
   per clock cycle
• Differential data strobe (DQS, DQS)
• 4-bit prefetch architecture
• On chip DLL to align DQ and DQS transitions
   with CK
• 8 internal banks for concurrent operation
• Programmable CAS latency (CL) 3, 4, 5, 6 and 7
   supported
• Posted CAS and programmable additive latency
   (AL) 0, 1, 2, 3, 4, 5 and 6 supported
• WRITE latency = READ latency - 1 tCK
• Programmable burst lengths: 4 or 8
• Adjustable data-output drive strength, full and
   reduced strength options
• On-die termination (ODT)


Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]