datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Integrated Device Technology  >>> IDT2309A PDF

IDT2309A Даташит - Integrated Device Technology

IDT2309A image

Номер в каталоге
IDT2309A

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
49.7 kB

производитель
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT2309A is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2309A is a 16-pin version of the IDT2305A. The IDT2309A accepts one reference input, and drives two banks of four low skew clocks. The -1H version of this device operates up to 133MHz frequency and has higher drive than the -1 device. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. In the absence of an input clock, the IDT2309A enters power down. In this mode, the device will draw less than 12µA for Commercial Temperature range and less than 25µA for Industrial temperature range, and the outputs are tri-stated.
The IDT2309A is characterized for both Industrial and Commercial operation.


FEATURES:
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2309A-1 for Standard Drive
• IDT2309A-1H for High Drive
• No external RC network required
• Operates at 3.3V VDD
• Available in SOIC and TSSOP packages

Page Link's: 1  2  3  4  5  6  7  8 

Номер в каталоге
Компоненты Описание
PDF
производитель
3.3V Zero-Delay Clock Buffer
Pericom Semiconductor
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2007 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V Zero Delay Buffer ( Rev : 2008 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]