datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Integrated Circuit Systems  >>> ICS9112YF-17-T PDF

ICS9112YF-17-T Даташит - Integrated Circuit Systems

ICS9112YF-17-T image

Номер в каталоге
ICS9112YF-17-T

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
143.6 kB

производитель
ICST
Integrated Circuit Systems ICST

General Description
The ICS9112-17 is a high performance, low skew, low jitter zero delay buffer. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in PC systems operating at speeds from 25 to 133 MHz.


FEATUREs
• Zero input - output delay
• Frequency range 25 - 133 MHz (3.3V)
• High loop filter bandwidth ideal for Spread Spectrum applications.
• Less than 200 ps cycle to cycle Jitter
• Skew controlled outputs
• Skew less than 250 ps between outputs
• Available in 16 pin, 150 mil SSOP & SOIC package

Page Link's: 1  2  3  4  5  6  7  8 

Номер в каталоге
Компоненты Описание
PDF
производитель
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Abracon Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]