datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Agere -> LSI Corporation  >>> FW801A PDF

FW801A Даташит - Agere -> LSI Corporation

FW801A-DB image

Номер в каталоге
FW801A

Other PDF
  no available.

PDF
DOWNLOAD     

page
24 Pages

File Size
252.7 kB

производитель
Agere
Agere -> LSI Corporation Agere

Description
The Agere Systems Inc. FW801A device provides the analog physical layer functions needed to implement a one-port node in a cable-based IEEE 1394-1995 and IEEE 1394a-2000 network.

Distinguishing Features
■ Compliant with IEEE Standard 1394a-2000, IEEE Standard for a High Performance Serial Bus Amendment 1.
■ Low power consumption during powerdown or microlow-power sleep mode.
■ Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders.
■ While unpowered and connected to the bus, will not drive TPBIAS on the connected port even if receiving incoming bias voltage on the port.
■ Does not require external filter capacitors for PLL.
■ Does not require a separate 5 V supply for 5 V link controller interoperability.
■ Interoperable across 1394 cable with 1394 physical layers (PHY) using 5 V supplies.
■ Interoperable with 1394 link-layer controllers using 5 V supplies.
■ 1394a-2000 compliant common mode noise filter on incoming TPBIAS.
■ Powerdown features to conserve energy in battery-powered applications include:
    — Device powerdown pin.
    — Link interface disable using LPS.
    — Inactive ports power down.
    — Automatic microlow-power sleep mode during suspend.


FEATUREs
■ Provides one fully compliant cable port at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.
■ Fully supports OHCI requirements.
■ Supports arbitrated short bus reset to improve utilization of the bus.
■ Supports ack-accelerated arbitration and fly-by concatenation.
■ Supports connection debounce.
■ Supports multispeed packet concatenation.
■ Supports PHY pinging and remote PHY access packets.
■ Fully supports suspend/resume.
■ Supports PHY-link interface initialization and reset.
■ Supports 1394a-2000 register set.
■ Supports LPS/link-on as a part of PHY-link interface.
■ Supports provisions of IEEE 1394-1995 Standard for a High Performance Serial Bus.
■ Fully interoperable with FireWire† implementation of IEEE 1394-1995.
■ Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V.
■ Separate cable bias and driver termination voltage supply for the port.
■ Meets Intel‡ Mobile Power Guideline 2000.

Other Features
■ 48-pin TQFP package.
■ Single 3.3 V supply operation.
■ Data interface to link-layer controller provided through 2/4/8 parallel lines at 50 Mbits/s.
■ 25 MHz crystal oscillator and PLL provide transmit/ receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and link-layer controller clock at 50 MHz.
■ Node power-class information signaling for system power management.
■ Multiple separate package signals provided for analog and digital supplies and grounds.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
Low-Power PHY 1394a-2000 One-Cable Transceiver/Arbiter Device
Agere -> LSI Corporation
Low-Power PHY IEEE* 1394A-2000 Two-Cable Transceiver/Arbiter Device
Agere -> LSI Corporation
One-Cable Transceiver/Arbiter Device
Agere -> LSI Corporation
1394A PCI PHY/Link Open Host Controller Interface
Agere -> LSI Corporation
IEEE 1284 Transceiver
Fairchild Semiconductor
IEEE 1284 Transceiver
Fairchild Semiconductor
1394A PCI PHY/Link Open Host Controller Interface
Agere -> LSI Corporation
IEEE 1284 Transceiver
Fairchild Semiconductor
IEEE 1284 Transceiver
Fairchild Semiconductor
Low Voltage IEEE 161284 Translating Transceiver
Fairchild Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]