datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Elantec -> Intersil  >>> EL4585CS PDF

EL4585CS Даташит - Elantec -> Intersil

EL4585 image

Номер в каталоге
EL4585CS

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
16 Pages

File Size
220.6 kB

производитель
Elantec
Elantec -> Intersil Elantec

General Description
The EL4585C is a PLL (Phase Lock Loop) sub system, designed for video applications, but also suitable for general purpose use up to 36 MHz. In a video application this device generates a TTL/CMOS compatible Pixel Clock (Clk Out) which is a multiple of the TV Horizontal scan rate, and phase locked to it.


FEATUREs
• 36 MHz, general purpose PLL
• 8 FSC timing. (Use the EL4584 for 4 FSC)
• Compatible with EL4583C Sync Separator
• VCXO, Xtal, or LC tank oscillator
• k2nS jitter (VCXO)
• User-controlled PLL capture and lock
• Compatible with NTSC and PAL TV formats
• 8 pre-programmed popular TV scan rate clock divisors
• Single 5V, low current operation


APPLICATIONs
• Pixel Clock regeneration
• Video compression engine (MPEG) clock generator
• Video Capture or digitization
• PIP (Picture In Picture) timing generator
• Text or Graphics overlay timing

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
Horizontal Genlock, 8 FSC
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Elantec -> Intersil
Horizontal Genlock, 4FSC
Renesas Electronics
Horizontal Genlock, 4FSC
Intersil
Horizontal Genlock, 8FSC
Intersil
Horizontal Genlock, 8FSC
Renesas Electronics
GENLOCK ADC
Samsung
Video Genlock PLL
Integrated Circuit Systems
Video Genlock PLL
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]