datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74LVC240A PDF

74LVC240A Даташит - Nexperia B.V. All rights reserved

74LVC240A image

Номер в каталоге
74LVC240A

Other PDF
  2023  

PDF
DOWNLOAD     

page
18 Pages

File Size
743.5 kB

производитель
NEXPERIA
Nexperia B.V. All rights reserved NEXPERIA

General description
   The 74LVC240A is an octal inverting buffer/line driver with 3-state outputs. The 3-state outputs are controlled by the output enable inputs 1OE and 2OE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times.
   Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices as translators in mixed 3.3 V or 5 V applications.


FEATUREs and benefits
◾ 5 V tolerant inputs for interlacing with 5 V logic
◾ Supply voltage range from 1.2 V to 3.6 V
◾ CMOS low power consumption
◾ Direct interface with TTL levels
◾ High-impedance when VCC = 0 V
◾ Complies with JEDEC standard:
    ✦ JESD8-7A (1.65 V to 1.95 V)
    ✦ JESD8-5A (2.3 V to 2.7 V)
    ✦ JESD8-C/JESD36 (2.7 V to 3.6 V)
◾ ESD protection:
    ✦ HBM JESD22-A114F exceeds 2000 V
    ✦ MM JESD22-A115B exceeds 200 V
    ✦ CDM JESD22-C101E exceeds 1000 V
◾ Specified from -40 °C to +85 °C and -40 °C to +125 °C


Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]