datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74HC163 PDF

74HC163 Даташит - Nexperia B.V. All rights reserved

74HC163 image

Номер в каталоге
74HC163

Other PDF
  no available.

PDF
DOWNLOAD     

page
20 Pages

File Size
286.2 kB

производитель
NEXPERIA
Nexperia B.V. All rights reserved NEXPERIA

General description
The 74HC163; 74HCT163 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.


FEATUREs and benefits
• Complies with JEDEC standard no. 7A
• Input levels:
   • For 74HC163: CMOS level
   • For 74HCT163: TTL level
• Synchronous counting and loading
• 2 count enable inputs for n-bit cascading
• Synchronous reset
• Positive-edge triggered clock
• ESD protection:
   • HBM JESD22-A114F exceeds 2 000 V
   • MM JESD22-A115-A exceeds 200 V
• Multiple package options
• Specified from -40 °C to +85 °C and -40 °C to +125 °C

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
Presettable synchronous 4-bit binary counter; synchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; synchronous reset
Nexperia B.V. All rights reserved
Presettable synchronous 4-bit binary counter; synchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; synchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; asynchronous reset
NXP Semiconductors.
Presettable synchronous 4-bit binary counter; asynchronous reset ( Rev : 2017 )
NXP Semiconductors.
Presettable synchronous 4-bit binary counter; asynchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; asynchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; asynchronous reset
Philips Electronics
Presettable synchronous 4-bit binary counter; asynchronous reset
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]