datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> 5962-9952401QZC PDF

5962-9952401QZC(2003) Даташит - Cypress Semiconductor

5962-9951901QYA image

Номер в каталоге
5962-9952401QZC

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
62 Pages

File Size
1.7 MB

производитель
Cypress
Cypress Semiconductor Cypress

General Description
The Ultra37000™ family of CMOS CPLDs provides a range of high-density programmable logic solutions with unparalleled system performance. The Ultra37000 family is designed to bring the flexibility, ease of use, and performance of the 22V10 to high-density CPLDs. The architecture is based on a number of logic blocks that are connected by a Programmable Interconnect Matrix (PIM). Each logic block features its own product term array, product term allocator, and 16 macrocells. The PIM distributes signals from the logic block outputs and all input pins to the logic block inputs.


FEATUREs
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
   — JTAG interface for reconfigurability
   — Design changes do not cause pinout changes
   — Design changes do not cause timing changes
• High density
   — 32 to 512 macrocells
   — 32 to 264 I/O pins
   — Five dedicated inputs including four clock pins
• Simple timing model
   — No fanout delays
   — No expander delays
   — No dedicated vs. I/O pin delays
   — No additional delay through PIM
   — No penalty for using full 16 product terms
   — No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
   — 0 to 16 product terms to any macrocell
   — Product term steering on an individual basis
   — Product term sharing among local macrocells
• Flexible clocking
   — Four synchronous clocks per device
   — Product term clocking
   — Clock polarity control per logic block
• Consistent package/pinout offering across all densities
   — Simplifies design migration
   — Same pinout for 3.3V and 5.0V devices
• Packages
   — 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP, BGA, and Fine-Pitch BGA packages

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
PDF
производитель
5V, 3.3V, ISR™ High-Performance CPLDs
Cypress Semiconductor
5V, 3.3V, ISR™ High-Performance CPLDs
Cypress Semiconductor
5V, 3.3V, ISR™ High-Performance CPLDs
Cypress Semiconductor
5V, 3.3V, ISR™ High-Performance CPLDs
Cypress Semiconductor
5V, 3.3V, ISR™ High-Performance CPLDs
Cypress Semiconductor
5V/3.3V HIGH-PERFORMANCE PHASE LOCKED LOOP
Micrel
5V/3.3V DUAL HIGH-PERFORMANCE PHASE LOCKED LOOP
Micrel
5V/3.3V DUAL HIGH-PERFORMANCE PHASE LOCKED LOOP ( Rev : 2000 )
Micrel
3.3V & 5V VCXO - High Frequency
Golledge Electronics Ltd
+5V High Performance RS232 Transceivers
Signal Processing Technologies

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Russianрусский Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]