datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

CS5124XD8 Просмотр технического описания (PDF) - Cherry semiconductor

Номер в каталоге
Компоненты Описание
Список матч
CS5124XD8 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
Electrical Characteristics: -40°C TJ 125°C, -40°C TA 105°C, 7.60V VCC 20V, UVLO = 3.0V, ISENSE = 0V,
CV(CC) = 0.33µF, CGATE = 1nF (ESR = 10), CSS = 470pF CV(FB) = 100pF, unless otherwise stated.
PARAMETER
s Voltage Feedback
VFB Pull-up Res.
VFB Clamp Voltage
VFB Clamp Voltage
VFB Fault Voltage Threshold
TEST CONDITIONS
CS5124 Only
CS5126 Only
MIN
TYP
2.9
4.3
2.63
2.90
2.40
2.65
460
490
MAX UNIT
8.1
k
3.15
V
2.90
V
520
mV
s Output Gate Drive
Maximum Sleep
Pull-down Voltage
GATE High (AC)
GATE Low (AC)
GATE High Clamp Voltage
Rise Time
Fall Time
VCC = 6.0V, IOUT = 1mA
Series resistance < 1(Note 1)
Series resistance < 1(Note 1)
VCC = 20V
Measure GATE rise time,
1V < GATE < 9V; VCC =12V
Measure GATE fall time,
9V > GATE > 1V; VCC = 12V
1.2
2.0
V
VCC-1 VCC-0.5
V
0.0
0.5
V
11.0
13.5
16.0
V
45
65
ns
25
55
ns
s Thermal Shutdown
Thermal Shutdown Temperature (Note 1) (GATE low)
Thermal Enable Temperature (Note 1) (GATE switching)
Thermal Hysteresis
(Note 1)
Notes
1. Not tested in production. Specification is guaranteed by design.
135
150
165
°C
100
125
150
°C
15
25
35
°C
Package Lead Description
PACKAGE LEAD #
8 Lead SO Narrow
CS5124 CS5126
1
1
2
-
-
3
3
2
4
4
5
5
6
6
7
7
8
8
LEAD SYMBOL
FUNCTION
VCC
BIAS
SYNC
UVLO
SS
VFB
ISENSE
GATE
Gnd
VCC Power Input Pin.
VCC Clamp Output Pin. This pin will control the gate of an N-channel MOS-
FET that in turn regulates VCC. This pin is internally clamped at 15V when
the IC is in sleep mode.
Clock Synchronization Pin. A positive edge will terminate the current PWM
cycle. Ground this pin when it is not used.
Sleep and under voltage lockout pin. A voltage greater than 1.8V causes the
chip to "wake up" however the GATE remains low. A voltage greater than
2.6V on this pin allows the output to switch.
Soft Start Capacitor Pin. A capacitor placed between SS and GROUND is
charged with 10µA and discharged with 10mA. The Soft Start capacitor con-
trols both soft-start time and hiccup mode frequency.
Voltage Feedback Pin. The collector of an optocoupler is typically tied to this
pin. This pin is pulled up internally by a 4.3kresistor to 5V and is clamped
internally at 2.9V(2.65V). If VFB is pulled > 4V, the oscillator is disabled and
GATE will stay high. If the VFB pin is pulled < 0.49V, GATE will stay low.
Current Sense Pin. This pin is connected to the current sense resistor on the
primary side. If VFB is floating, the GATE will go low if ISENSE = 195mV
(335mV). If ISENSE > 275mV (525mV), Soft Start will be initiated.
Gate Drive Output Pin. Capable of driving a 3nF load. GATE is nominally
clamped to 13.5V.
Ground Pin.
4

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]