datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

TSC80251-SK Просмотр технического описания (PDF) - Temic Semiconductors

Номер в каталоге
Компоненты Описание
Список матч
TSC80251-SK Datasheet PDF : 52 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
TSC87251G1A
Signal
Name
ECI
MISO
MOSI
INT1:0#
P0.0:7
P1.0:7
P2.0:7
P3.0:7
PROG#
PSEN#
RD#
RST
RXD
SCL
SCK
SDA
T1:0
Type
O
I/O
I/O
I
I/O
I/O
I/O
I/O
O
O
O
I
I/O
I/O
I/O
I/O
I/O
Description
Alternate
Function
PCA External Clock input
P1.2
ECI is the external clock input to the 16–bit PCA timer.
SPI Master Input Slave Output line
P1.5
When SPI is in master mode, MISO receives data from the slave peripheral. When SPI is in slave
mode, MISO outputs data to the master controller.
SPI Master Output Slave Input line
P1.7
When SPI is in master mode, MOSI outputs data to the slave peripheral. When SPI is in slave
mode, MOSI receives data from the master controller.
External Interrupts 0 and 1.
P3.3:2
INT1#/INT0# inputs set IE1:0 in the TCON register. If bits IT1:0 in the TCON register are set,
bits IE1:0 are set by a falling edge on INT1#/INT0#. If bits IT1:0 are cleared, bits IE1:0 are set
by a low level on INT1#/INT0#
Port 0
P0 is an 8–bit open–drain bidirectional I/O port.
AD7:0
Port 1
P1 is an 8–bit bidirectional I/O port with internal pull–ups. P1 provides interrupt capability for
a keyboard interface.
Port 2
P2 is an 8–bit bidirectional I/O port with internal pull–ups.
A15:8
Port 3
P3 is an 8–bit bidirectional I/O port with internal pull–ups.
Programming Pulse input
The programming pulse is applied to this input for programming the on–chip EPROM/
OTPROM.
Program Store Enable/Read signal output
PSEN# is asserted for a memory address range that depends on bits RD0 and RD1 in UCON-
FIG0 byte (see Table 13).
Read or 17th Address Bit (A16)
P3.7
Read signal output to external data memory depending on the values of bits RD0 and RD1 in
UCONFIG0 byte (see Table 13).
Reset input to the chip
Holding this pin high for 64 oscillator periods while the oscillator is running resets the device.
The Port pins are driven to their reset conditions when a voltage greater than VIH1 is applied,
whether or not the oscillator is running.
This pin has an internal pull-down resistor which allows the device to be reset by connecting a
capacitor between this pin and VDD.
Asserting RST when the chip is in Idle mode or Power–Down mode returns the chip to normal
operation.
Receive Serial Data
P3.0
RXD sends and receives data in serial I/O mode 0 and receives data in serial modes I/O 1, 2 and 3.
I2C Serial Clock
P1.6
SCL outputs the serial clock to slave peripherals.
SPI Serial Clock
P1.6
SCK outputs clock to the slave peripheral.
I2C Serial Data
P1.7
SDA is the bidirectional I2C data line.
Timer 1:0 External Clock Inputs
When timer 1:0 operates as a counter, a falling edge on the T1:0 pin increments the count.
6
Rev. A September 21, 1998

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]