datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

GS9090 Просмотр технического описания (PDF) - Gennum -> Semtech

Номер в каталоге
Компоненты Описание
Список матч
GS9090 Datasheet PDF : 70 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
GS9090 Data Sheet
Table 1-1: Pin Descriptions (Continued)
Pin
Number
Name
Timing
Type Description
23, 25, 26, 27 STAT[0:3]
24, 28, 42 IO_GND
30
RD_CLK
31
RD_RESET
32 - 41
DOUT[0:9]
44
PCLK
Synchronous
with PCLK or
RD_CLK
Output
Non
Synchronous
Input
Power
Input
Synchronous Input
with RD_CLK
Synchronous
with RD_CLK
or PCLK
Output
Output
MULTI FUNCTION I/O PORT
Signal levels are LVCMOS / LVTTL compatible.
Programmable multi-function outputs. By programming the bits is the
IO_CONFIG register, each pin can output one of the following signals:
•H
•V
•F
• FIFO_LD
• ANC_DETECT
• EDH_DETECT
• FIFO_FULL
• FIFO_EMPTY
These pins are set to certain default values depending on the
configuration of the device and the internal FIFO mode selected. See
Programmable Multi-Function Outputs on page 56 for details.
Ground connection for digital I/O. Connect to GND.
FIFO READ CLOCK
Signal levels are LVCMOS / LVTTL compatible.
The application layer clocks the parallel data out of the FIFO on the
rising edge of RD_CLK.
FIFO READ RESET
Signal levels are LVCMOS / LVTTL compatible.
Valid input only when the device is in SMPTE mode (SMPTE_BYPASS
= HIGH and DVB-ASI = LOW), and the internal FIFO is configured for
video mode (see Video Mode on page 46).
A HIGH to LOW transition will reset the FIFO pointer to address zero of
the memory.
PARALLEL VIDEO DATA BUS
Signal levels are LVCMOS / LVTTL compatible.
When the internal FIFO is enabled and configured for either video
mode or DVB-ASI mode, parallel data will be clocked out of the device
on the rising edge of RD_CLK.
When the internal FIFO is in bypass mode, parallel data will be clocked
out of the device on the rising edge of PCLK.
DOUT9 is the MSB and DOUT0 is the LSB.
PIXEL CLOCK OUTPUT
Signal levels are LVCMOS / LVTTL compatible.
27MHz parallel clock output.
28201 - 1 July 2005
9 of 70

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]