datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

DS2422S Просмотр технического описания (PDF) - Dallas Semiconductor -> Maxim Integrated

Номер в каталоге
Компоненты Описание
Список матч
DS2422S
Dallas
Dallas Semiconductor -> Maxim Integrated Dallas
DS2422S Datasheet PDF : 48 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Note 1:
Note 2:
Note 3:
Note 4:
Note 5:
Note 6:
Note 7:
Note 8:
Note 9:
Note 10:
Note 11:
Note 12:
Note 13:
Note 14:
Note 15:
Note 16:
Note 17:
Note 18:
Note 19:
DS2422
System Requirement
Maximum allowable pullup resistance is a function of the number of 1-Wire devices in the system and 1-Wire recovery times. The
specified value here applies to systems with only one device and with the minimum 1-Wire recovery times. For more heavily
loaded systems, an active pullup such as that found in the DS2480B may be required.
Capacitance on the data pin could be 800pF when VPUP is first applied. If a 2.2kW resistor is used to pull up the data line, 2.5µs
after VPUP has been applied the parasite capacitance will not affect normal communications.
Guaranteed by design, not production tested.
VTL, VTH are a function of the internal supply voltage.
Voltage below which, during a falling edge on I/O, a logic '0' is detected.
The voltage on I/O needs to be less or equal to VILMAX whenever the master drives the line low.
Voltage above which, during a rising edge on I/O, a logic '1' is detected.
After VTH is crossed during a rising edge on I/O, the voltage on I/O has to drop by VHY to be detected as logic '0'.
The I-V characteristic is linear for voltages less than 1V.
The earliest recognition of a negative edge is possible at tREH after VTH has been previously reached.
Highlighted numbers are NOT in compliance with the published iButton standards. See comparison table below.
Interval during the negative edge on I/O at the beginning of a Presence Detect pulse between the time at which the voltage is
90% of VPUP and the time at which the voltage is 10% of VPUP.
e represents the time required for the pullup circuitry to pull the voltage on I/O up from VIL to VTH.
d represents the time required for the pullup circuitry to pull the voltage on I/O up from VIL to the input high threshold of the bus
master.
This is the expected range when using a crystal equivalent to the KDS SN14J (12.5pF).
Time to reach 63% of the temperature change; measured at a temperature transition step from +25°C to +85°C.
A 2-point calibration trim at 3V must be done to achieve the specified accuracy at 3V. An application note is available to help
developers perform the calibration by writing the trim registers to properly orient the error curve.
The duration is user-programmable from 0ms (code 00h) to 127.5ms (code FFh) with a tolerance of ±0.5ms. See Delay Register,
address 400h, for details.
STANDARD VALUES
DS2422 VALUES
PARAMETER
STANDARD SPEED OVERDRIVE SPEED STANDARD SPEED OVERDRIVE SPEED
NAME
tSLOT (incl. tREC)
MIN
61µs
MAX
(undef.)
MIN
7µs
MAX
(undef.)
MIN
65µs1)
MAX
(undef.)
MIN
9.5µs
MAX
(undef.)
tRSTL
tPDH
480µs
15µs
(undef.)
60µs
48µs
2µs
80µs
6µs
690µs
15µs
720µs
63.5µs
70µs
2µs
80µs
7µs
tPDL
60µs
240µs
8µs
24µs
60µs
287µs
7µs
28µs
tW0L
60µs
120µs
6µs
16µs
60µs
120µs
1) Intentional change, longer recovery time requirement due to modified 1-Wire front end.
7.5µs
12µs
4 of 48

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]