datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать
HOME  >>>  Cypress Semiconductor  >>> CY7C1311CV18 PDF

CY7C1311CV18 Даташит - Cypress Semiconductor

CY7C1311CV18 image

Номер в каталоге
CY7C1311CV18

Компоненты Описание

Other PDF
  no available.

PDF
DOWNLOAD     

page
31 Pages

File Size
461.5 kB

производитель
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
   
Features
■ Separate independent read and write data ports
    ❐ Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
    (data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
    ❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
    skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
    systems
■ Single multiplexed address input bus latches address inputs
    for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR™-II operates with 1.5 cycle read latency when the Delay
    Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
    off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
   

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Номер в каталоге
Компоненты Описание
View
производитель
18-Mbit QDR™-II SRAM 4-Word Burst Architecture ( Rev : 2004 )
PDF
Cypress Semiconductor
18-Mbit QDR™-II SRAM 4-Word Burst Architecture ( Rev : 2011 )
PDF
Cypress Semiconductor
18-Mbit QDR® II SRAM 4-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit QDR™-II SRAM 4-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2004 )
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR II SRAM Two-Word Burst Architecture
PDF
Cypress Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]