datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

ML9092-04TB Просмотр технического описания (PDF) - LAPIS Semiconductor Co., Ltd.

Номер в каталоге
Компоненты Описание
Список матч
ML9092-04TB
LAPIS
LAPIS Semiconductor Co., Ltd. LAPIS
ML9092-04TB Datasheet PDF : 66 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
LAPIS Semiconductor
FEDL9092-01
ML9092-01/02/03/04
ML9092-04
Function
CPU interface
Oscillation
Control signal
Switch signal
Port output
LCD driver output
Power supply
Pin
63
64
65
66
74
75
67
76
62–58
57–53
51, 52
77
80–78
50–1,
100–91
90–81
73
68
72
71, 69
70
Symbol
CS
CP
DI/O
KREQ
OSC1
OSC2
Type
I
I
I/O
O
I
O
RESET
I
TEST
I
C0–C4
I
R0–R4
O
A, B
I
PA0
O
PB0–PB2
SEG1–SEG60
O
COM1–COM10
O
VDD
VSS
VHIN
V0, V2
NC
Description
Chip select signal input pin
Shift clock signal input pin. This pin is
connected to the Schmitt circuit internally.
Serial data signal I/O pin. This pin is
connected to the Schmitt circuit internally.
Key scan read and rotary encoder read
READY signal output pin.
Connect external resistors with this pin.
This pin is connected to the Schmitt circuit
internally.
If using an external clock, input it from the
OSC1 pin and leave the OSC2 pin open.
Reset input. Initial settings can be
established by applying a “L” level to this
pin. This pin is connected to the Schmitt
circuit internally.
Test input pin. This pin is connected to the
VSS pin.
Input pins that detect status of key
switches. These pins are connected to the
Schmitt circuit internally.
Key switch scan signal output pins
Rotary encoder signal input pins.
These pins are connected to the Schmitt
circuit internally.
Port A output pin
Port B output pins
LCD segment driver output pins
LCD common driver output pins
Logic power supply pin
GND pin
High-voltage power supply pin
LCD bias pins
Should be left open.
14/66

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]