datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

WM8727(2006) Просмотр технического описания (PDF) - Wolfson Microelectronics plc

Номер в каталоге
Компоненты Описание
Список матч
WM8727
(Rev.:2006)
Wolfson
Wolfson Microelectronics plc Wolfson
WM8727 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
WM8727
Production Data
CLOCKING SCHEMES
In a typical digital audio system there is only one central clock source producing a reference
clock to which all audio data processing is synchronised. This clock is often referred to as the
audio system’s Master Clock. The external master clock can be applied directly through the
MCLK input pin with no configuration necessary for sample rate selection.
Note that on the WM8727, MCLK is used to derive clocks for the DAC path. The DAC path
consists of DAC sampling clock, DAC digital filter clock and DAC digital audio interface timing.
In a system where there are a number of possible sources for the reference clock it is
recommended that the clock source with the lowest jitter be used to optimise the performance
of the DAC.
The device can be powered down by stopping MCLK. In this state the power consumption is
substantially reduced.
DIGITAL AUDIO INTERFACE
Audio data is applied to the internal DAC filters via the Digital Audio Interface. The WM8727
supports the popular I2S audio interface format. The WM8727 supports word lengths of 16-24
bits (MSB first). The word length may be any value up to 24-bits. (If a word length shorter than
24-bits is used, the unused bits will be padded with zeros).
‘Packed’ mode (i.e. only 32 or 48 clocks per LRCIN period) operation is also supported. If a
‘packed’ format of 16-bit word length is applied (16 BCKINS per LRCIN half period), the device
auto-detects this mode and switches to 16-bit data length.
The digital audio interface receives data on the DIN input. Audio Data is time multiplexed with
LRCIN indicating whether the left or right channel is present. LRCIN is also used as a timing
reference to indicate the beginning or end of the data words.
The minimum number of BCKINs per LRCIN period is 2 times the selected word length. LRCIN
must be high for a minimum of word length BCKINs and low for a minimum of word length
BCKINs. Any mark to space ratio on LRCIN is acceptable provided the above requirements are
met.
In the I2S mode, the MSB is sampled on the second rising edge of BCKIN following a LRCIN
transition. LRCIN is low during the left samples and high during the right samples.
1/fs
LRCIN
LEFT CHANNEL
RIGHT CHANNEL
BCKIN
DIN
1 BCKIN
123
MSB
n-2 n-1 n
LSB
Figure 3 I2S Mode Timing Diagram
1 BCKIN
123
MSB
n-2 n-1 n
LSB
w
PD Rev 4.2 July 2006
9

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]