datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

STK11C88 Просмотр технического описания (PDF) - Cypress Semiconductor

Номер в каталоге
Компоненты Описание
Список матч
STK11C88
Cypress
Cypress Semiconductor Cypress
STK11C88 Datasheet PDF : 15 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Pin Configurations
Figure 1. Pin Diagram - 28-Pin SOIC
$ 
$ 
$

$ 
$ 
$ 
$

$ 
$ 
$ 
'4 
'4 
'4 
966

723
 9&&
 :(
 $ 
 $ 
 $ 
 $
 2(
 $
 &(
 '4
 '4
 '4
 '4
 '4
STK11C88
Table 1. Pin Definitions - 28-Pin SOIC
Pin Name Alt
IO Type
Description
A0–A14
DQ0-DQ7
Input
Input or
Output
Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM.
Bidirectional Data IO lines. Used as input or output lines depending on operation.
WE
W
Input
Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the
IO pins is written to the specific address location.
CE
E
Input
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the
chip.
OE
G
Input
Output Enable, Active LOW. The active LOW OE input enables the data output buffers
during read cycles. Deasserting OE HIGH causes the IO pins to tri-state.
VSS
Ground Ground for the Device. The device is connected to the ground of the system.
VCC
Power Supply Power Supply Inputs to the Device.
Document Number: 001-50591 Rev. **
Page 2 of 15
[+] Feedback

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]