datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

GF9101 Просмотр технического описания (PDF) - Unspecified

Номер в каталоге
Компоненты Описание
производитель
GF9101 Datasheet PDF : 23 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
For the 48 tap filter, input data A n and coefficients C n are
shown in Figure 12. The pipelined output section of the 48
tap filter is shown in Figure 14. Note that two register delays
are introduced due to R2 and R3 between the accumulators
of device number 1 and number 2. An additional delay is
introduced when the filter-sum is fed back to be added to
the next sum by selecting FB_SEL_1. The timing diagram
for the 48 tap asymmetric filter is shown in Figure 15. The
processing clock runs at twice the data rate since the A and
B registers of the GF9101 are multiplexed internally..
TABLE 11 Configuration Word for the Cascaded GF9101s
DEVICE NO. 1
DEVICE NO. 2
BIT NO.
CONFIG.
WORD
CONFIG.
WORD
0
1
1
1
1
1
2
0
0
3
0
1
4
0
0
5
0
0
6
0
0
DESCRIPTION
Data A and B are both signed data.
1 clock cycle delay in device no. 1 and 4 clock delay in device no. 2
Using each device as 2 x 12 tap filters. Note that in device no. 2
DATA_A_OUT is externally connected to DATA_B_IN.
Assuming serial load mode selected for both devices.
C6 C7
C0 C1 C2
C5
C4
C3
A44
A45
A43
A47 A46
A42
A41
C39
C36 C37 C38
C40 C41 C42 C43 C44 C45 C46 C47
A9
A10
A8
A11
A7
A6
A40
Fig. 12 Input Data An and Coefficients Cn
A5
A0
A4
A1
A3
13
520 - 64 - 7

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]