datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

SL4017BN Просмотр технического описания (PDF) - System Logic Semiconductor

Номер в каталоге
Компоненты Описание
Список матч
SL4017BN
SLS
System Logic Semiconductor SLS
SL4017BN Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
SL4017B
Counter/Divider
High-Voltage Silicon-Gate CMOS
The SL4017B is 5-stage Johnson counter having 10
decoded outputs. Inputs include a CLOCK, a RESET, and a
CLOCK INHIBIT signal. Schmitt trigger action in the
CLOCK input circuit provides pulse shaping that allows
unlimited clock input pulse rise and fall times.
The counter is advanced one count at the positive
clock signal transition if the CLOCK INHIBIT signal is
low. Counter advancement via the clock line is inhibited
when the CLOCK INHIBIT signal is high. A high RESET
signal clears the counter to its zero count. Use of the
Johnson counter configuration permits high-speed
operation, 2-input decode-gating and spike-free decoded
outputs. Anti-lock gating is provided, thus assuring proper
counting sequence. The decoded outputs are normally low
and go high only at their respective decoded time slot.
Each decoded output remains high for one full clock cycle.
A CARRY-OUT signal completes one cycle every 10 clock
input cycles in the SL4017B.
Operating Voltage Range: 3.0 to 18 V
Maximum input current of 1 µA at 18 V over full
package-temperature range; 100 nA at 18 V and 25°C
ORDERING INFORMATION
SL4017BN Plastic
SL4017BD SOIC
TA = -55° to 125° C for all
packages
PIN ASSIGNMENT
LOGIC DIAGRAM
Noise margin (over full package
temperature range):
1.0 V min @ 5.0 V supply
2.0 V min @ 10.0 V supply
2.5 V min @ 15.0 V supply
PIN 16 =VCC
PIN 8 = GND
SL System Logic
S
Semiconductor

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]