datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

PCA9548A Просмотр технического описания (PDF) - NXP Semiconductors.

Номер в каталоге
Компоненты Описание
Список матч
PCA9548A
NXP
NXP Semiconductors. NXP
PCA9548A Datasheet PDF : 30 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NXP Semiconductors
PCA9548A
8-channel I2C-bus switch with reset
7. Characteristics of the I2C-bus
The I2C-bus is for 2-way, 2-line communication between different ICs or modules. The two
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
7.1 Bit transfer
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see Figure 8).
SDA
SCL
Fig 8. Bit transfer
data line
stable;
data valid
change
of data
allowed
mba607
7.2 START and STOP conditions
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see Figure 9).
SDA
SCL
S
START condition
Fig 9. Definition of START and STOP conditions
P
STOP condition
mba608
7.3 System configuration
A device generating a message is a ‘transmitter’, a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see Figure 10).
PCA9548A
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 5.1 — 1 October 2015
© NXP B.V. 2015. All rights reserved.
9 of 30

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]