datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

MCM67C518FN6 Просмотр технического описания (PDF) - Motorola => Freescale

Номер в каталоге
Компоненты Описание
Список матч
MCM67C518FN6
Motorola
Motorola => Freescale Motorola
MCM67C518FN6 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AC OPERATING CONDITIONS AND CHARACTERISTICS
(VCC = 5.0 V ± 5% TA = 0 to + 70°C, Unless Otherwise Noted)
Input Timing Measurement Reference Level . . . . . . . . . . . . . . . 1.5 V
Input Pulse Levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to 3.0 V
Input Rise/Fall Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 ns
Output Timing Reference Level . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5 V
Output Load . . . . . . . . . . . . See Figure 1A Unless Otherwise Noted
READ/WRITE CYCLE TIMING (See Notes 1, 2, 3, and 4)
MCM67C518–6 MCM67C518–7 MCM67C518–9
Parameter
Symbol
Min
Max
Min
Max
Min
Max Unit Notes
Cycle Time
tKHKH
10
12.5
15
ns
Clock Access Time
tKHQV
6
7
9
ns
5
Output Enable to Output Valid
tGLQV
5
5
6
ns
Clock High to Output Active
tKHQX1
2
2
2
ns
Clock High to Output Change
tKHQX2
2
2
2
ns
Output Enable to Output Active
tGLQX
0
0
0
ns
Output Disable to Q High–Z
tGHQZ
6
6
6
ns
6
Clock High to Q High–Z
tKHQZ
2
6
2
6
2
6
ns
Clock High Pulse Width
tKHKL
4
5
5
ns
Clock Low Pulse Width
tKLKH
4
5
5
ns
Setup Times:
Address tAVKH
2.5
2.5
2.5
ns
7
Address Status tADSVKH
Data In tDVKH
Write tWVKH
Address Advance tADVVKH
Chip Enable tEVKH
Hold Times:
Address tKHAX
0.5
0.5
0.5
ns
7
Address Status tKHADSX
Data In tKHDX
Write tKHWX
Address Advance tKHADVX
Chip Enable tKHEX
NOTES:
1. In setup and hold times, W (write) refers to either one or both byte write enables LW and UW.
2. A read cycle is defined by UW and LW high or ADSP low for the setup and hold times. A write cycle is defined by LW or UW low and ADSP
high for the setup and hold times.
3. All read and write cycle timings are referenced from K or G.
4. G is a don’t care when UW or LW is sampled low.
5. Maximum access times are guaranteed for all possible i486 and Pentium external bus cycles.
6. Transition is measured ± 500 mV from steady–state voltage with load of Figure 1B. This parameter is sampled rather than 100% tested. At
any given voltage and temperature, tKHQZ max is less than tKHQZ1 min for a given device and from device to device.
7. This is a synchronous device. All addresses must meet the specified setup and hold times for ALL rising edges of K whenever ADSP or ADSC
is low, and the chip is selected. All other synchronous inputs must meet the specified setup and hold times for ALL rising edges of K when
the chip is enabled. Chip enable must be valid at each rising edge of clock for the device (when ADSP or ADSC is low) to remain enabled.
AC TEST LOADS
OUTPUT
Z0 = 50
RL = 50
OUTPUT
255
+5V
480
5 pF
Figure 1A
VL = 1.5 V
Figure 1B
MOTOROLA FAST SRAM
MCM67C518
5

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]