datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

LC4064ZV Просмотр технического описания (PDF) - Lattice Semiconductor

Номер в каталоге
Компоненты Описание
Список матч
LC4064ZV Datasheet PDF : 74 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Lattice Semiconductor
ispMACH 4000V/B/C/Z Family Data Sheet
Table 2. ispMACH 4000Z Family Selection Guide
Macrocells
User I/O Options
tPD (ns)
tS (ns)
tCO (ns)
fMAX (MHz)
Supply Voltage (V)
Standby Icc (µA)
Pins/Package
ispMACH 4032ZC1
32
32
3.5
2.2
3.0
267
1.8
20
48 TQFP
56 csBGA
ispMACH 4064ZC2
64
32/64
4.0
2.8
3.3
250
1.8
25
48 TQFP
56 csBGA
100 TQFP
132 csBGA
1. Preliminary information.
2. Advance information.
ispMACH 4128ZC2
128
64/96
4.5
2.9
3.9
220
1.8
30
100 TQFP
132csBGA
ispMACH 4256ZC2
256
64/96/128
5.0
3.0
3.9
200
1.8
40
100 TQFP
132 csBGA
176 TQFP
ispMACH 4000 Introduction
The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend
of Lattice’s two most popular architectures: the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families,
the ispMACH 4000 architecture focuses on signicant innovations to combine the highest performance with low
power in a exible CPLD family.
The ispMACH 4000 combines high speed and low power with the exibility needed for ease of design. With its
robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictabil-
ity, routing, pin-out retention and density migration.
The ispMACH 4000 family offers densities ranging from 32 to 512 macrocells. There are multiple density-I/O com-
binations in Thin Quad Flat Pack (TQFP) and Fine Pitch BGA (fpBGA) packages ranging from 44 to 256 pins/balls.
Table 1 shows the macrocell, package and I/O options, along with other key parameters.
The ispMACH 4000 family has enhanced system integration capabilities. It supports 3.3V (4000V), 2.5V (4000B)
and 1.8V (4000C/Z) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. Additionally, inputs can be safely
driven up to 5.5V when an I/O bank is congured for 3.3V operation, making this family 5V tolerant. The ispMACH
4000 also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up
resistors, pull-down resistors, open drain outputs and hot socketing. The ispMACH 4000 family members are 3.3V/
2.5V/1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary
scan testing capability also allows product testing on automated test equipment.
Overview
The ispMACH 4000 devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected
by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which
contain multiple I/O cells. This architecture is shown in Figure 1.
2

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]