datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

CS5330A Просмотр технического описания (PDF) - Cirrus Logic

Номер в каталоге
Компоненты Описание
Список матч
CS5330A Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
1. PIN DESCRIPTIONS
SERIAL DATA OUTPUT
SERIAL DATA CLOCK
LEFT/RIGHT CLOCK
MASTER CLOCK
SDATA 1
SCLK 2
LRCK 3
MCLK 4
CS5330A/31A
8 AINL
7 VA+
6 AGND
5 AINR
LEFT ANALOG INPUT
ANALOG POWER
ANALOG GROUND
RIGHT ANALOG INPUT
Pin Name
SDATA
SCLK
LRCK
MCLK
AINR
AGND
VA+
AINL
# Pin Description
Audio Serial Data Output (Output) - Two’s complement MSB-first serial data is output on this
1 pin. A 47 kresistor on this pin will place the CS5330A/31A into Master Mode.
Serial Data Clock (Input/Output) - SCLK is an input clock at any frequency from 32x to 64x the
2 output word rate. SCLK can also be an output clock at 64x if in the Master Mode. Data is
clocked out on the falling edge of SCLK.
Left/Right Clock (Input/Output) - LRCK selects the left or right channel for output on SDATA.
3
The LRCK frequency must be at the output sample rate. LRCK is an output clock if in Master
Mode. Although the outputs of each channel are transmitted at different times, the two words in
an LRCK cycle represent simultaneously sampled analog inputs.
4
Master Clock Input (Input) - Source for the delta-sigma modulator sampling and digital filter
clock. Sample rates and digital filter characteristics scale to the MCLK frequency.
5
Analog Right Channel Input (Input) - Analog input for the right channel. Typically 4 Vpp for a
full-scale input signal.
6 Analog Ground (Input) - Analog ground reference.
7 Positive Analog Power (Input) - Positive analog supply (Nominally +5 V).
8
Analog Left Channel Input (Input) - Analog input for the left channel. Typically 4 Vpp for a full-
scale input signal.
DS138F5
3

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]