datasheetbank_Logo
Технический паспорт Поисковая и бесплатно техническое описание Скачать

HD74CDCV857 Просмотр технического описания (PDF) - Hitachi -> Renesas Electronics

Номер в каталоге
Компоненты Описание
Список матч
HD74CDCV857
Hitachi
Hitachi -> Renesas Electronics Hitachi
HD74CDCV857 Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
HD74CDCV857
2.5-V Phase-lock Loop Clock Driver
ADE-205-335E (Z)
Preliminary
6th Edition
March 2001
Description
The HD74CDCV857 is a high-performance, low-skew, low-jitter, phase locked loop clock driver. It is
specifically designed for use with DDR (Double Data Rate) synchronous DRAMs.
Features
Supports 60 MHz to 200 MHz operation range
Distributes one differential clock input pair to ten differential clock outputs pairs
Supports spread spectrum clock requirements meeting the PC100 SDRAM registered DIMM
specification
External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input
Supports 2.5V analog supply voltage (AVCC), and 2.5 V VDDQ
No external RC network required
Sleep mode detection
48pin TSSOP (Thin Shrink Small Outline Package)
Function Table
Inputs
: Outputs
AVCC
PWRDWN CLK CLK
:Y
Y
GND H
L
H
:L
H
GND H
H
L
:H
L
X
L
L
H
:Z
Z
X
L
H
L
:Z
Z
2.5 V H
L
H
:H
L
2.5 V H
H
L
:H
L
2.5 V X
0 MHz 0 MHz : Z
Z
H:
L:
X:
Z:
Note:
High level
Low level
Don’t care
High impedance
1. Bypasse mode is used for Hitachi test mode.
FBOUT
L
H
Z
Z
H
H
Z
:
FBOUT
H
:
L
:
Z
:
Z
:
L
:
L
:
Z
:
PLL
Bypassed / off *1
Bypassed / off *1
off
off
on
on
off

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]